| QE      | Pin configuration                    |  |  |
|---------|--------------------------------------|--|--|
|         | Electrical connection                |  |  |
|         | Geometry of pole pattern (plug side) |  |  |
| Probe   | Output signal                        |  |  |
|         | Input signal                         |  |  |
| 0069    | Data interface                       |  |  |
|         | Additional circular scale track      |  |  |
| 2-pin   | Customer's connection version        |  |  |
| housing | External shield                      |  |  |
| 1       | Probe signals, input +               |  |  |
| 2       | Probe signals, input -               |  |  |

At device contact-PCB:

Inner contact area is pin 1
Outer contact area (ring) is pin 2

Connection layout QE 7DL02 Probe 0069 .. .. JH Pin Layout Change No: C000362-99

The reproduction, distribution and utilization of this document as well as the communication of its contents to others without express authorization is prohibited.



| Saria    | VEISIOII    | REVISION | Silec |
|----------|-------------|----------|-------|
| D1205750 | - 00        | - A -    | 02    |
|          | Document No |          |       |